iBet uBet web content aggregator. Adding the entire web to your favor.
iBet uBet web content aggregator. Adding the entire web to your favor.



Link to original content: https://api.openalex.org/works/doi:10.1109/AHS.2015.7231178
{"id":"https://openalex.org/W1575695603","doi":"https://doi.org/10.1109/ahs.2015.7231178","title":"Microarchitectural optimization by means of reconfigurable and evolvable cache mappings","display_name":"Microarchitectural optimization by means of reconfigurable and evolvable cache mappings","publication_year":2015,"publication_date":"2015-06-01","ids":{"openalex":"https://openalex.org/W1575695603","doi":"https://doi.org/10.1109/ahs.2015.7231178","mag":"1575695603"},"language":"en","primary_location":{"is_oa":false,"landing_page_url":"https://doi.org/10.1109/ahs.2015.7231178","pdf_url":null,"source":null,"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false},"type":"article","type_crossref":"proceedings-article","indexed_in":["crossref"],"open_access":{"is_oa":false,"oa_status":"closed","oa_url":null,"any_repository_has_fulltext":false},"authorships":[{"author_position":"first","author":{"id":"https://openalex.org/A5005324895","display_name":"Nam Ho","orcid":"https://orcid.org/0000-0002-6973-4120"},"institutions":[{"id":"https://openalex.org/I206945453","display_name":"Paderborn University","ror":"https://ror.org/058kzsd48","country_code":"DE","type":"education","lineage":["https://openalex.org/I206945453"]}],"countries":["DE"],"is_corresponding":false,"raw_author_name":"None Nam Ho","raw_affiliation_strings":["Department of Computer Science, University of Paderborn, Germany#TAB#"],"affiliations":[{"raw_affiliation_string":"Department of Computer Science, University of Paderborn, Germany#TAB#","institution_ids":["https://openalex.org/I206945453"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5088909474","display_name":"Abdullah Fathi Ahmed","orcid":"https://orcid.org/0000-0002-0668-0735"},"institutions":[{"id":"https://openalex.org/I206945453","display_name":"Paderborn University","ror":"https://ror.org/058kzsd48","country_code":"DE","type":"education","lineage":["https://openalex.org/I206945453"]}],"countries":["DE"],"is_corresponding":false,"raw_author_name":"Abdullah Fathi Ahmed","raw_affiliation_strings":["Department of Computer Science, University of Paderborn, Germany#TAB#"],"affiliations":[{"raw_affiliation_string":"Department of Computer Science, University of Paderborn, Germany#TAB#","institution_ids":["https://openalex.org/I206945453"]}]},{"author_position":"middle","author":{"id":"https://openalex.org/A5103169727","display_name":"Paul Kaufmann","orcid":"https://orcid.org/0000-0001-7196-389X"},"institutions":[{"id":"https://openalex.org/I206945453","display_name":"Paderborn University","ror":"https://ror.org/058kzsd48","country_code":"DE","type":"education","lineage":["https://openalex.org/I206945453"]}],"countries":["DE"],"is_corresponding":false,"raw_author_name":"Paul Kaufmann","raw_affiliation_strings":["Department of Computer Science, University of Paderborn, Germany#TAB#"],"affiliations":[{"raw_affiliation_string":"Department of Computer Science, University of Paderborn, Germany#TAB#","institution_ids":["https://openalex.org/I206945453"]}]},{"author_position":"last","author":{"id":"https://openalex.org/A5069368714","display_name":"Marco Platzner","orcid":"https://orcid.org/0000-0002-6893-063X"},"institutions":[{"id":"https://openalex.org/I206945453","display_name":"Paderborn University","ror":"https://ror.org/058kzsd48","country_code":"DE","type":"education","lineage":["https://openalex.org/I206945453"]}],"countries":["DE"],"is_corresponding":false,"raw_author_name":"Marco Platzner","raw_affiliation_strings":["Department of Computer Science, University of Paderborn, Germany#TAB#"],"affiliations":[{"raw_affiliation_string":"Department of Computer Science, University of Paderborn, Germany#TAB#","institution_ids":["https://openalex.org/I206945453"]}]}],"institution_assertions":[],"countries_distinct_count":1,"institutions_distinct_count":1,"corresponding_author_ids":[],"corresponding_institution_ids":[],"apc_list":null,"apc_paid":null,"fwci":0.273,"has_fulltext":true,"fulltext_origin":"ngrams","cited_by_count":2,"citation_normalized_percentile":{"value":0.341363,"is_in_top_1_percent":false,"is_in_top_10_percent":false},"cited_by_percentile_year":{"min":73,"max":76},"biblio":{"volume":null,"issue":null,"first_page":null,"last_page":null},"is_retracted":false,"is_paratext":false,"primary_topic":{"id":"https://openalex.org/T11975","display_name":"Application of Genetic Programming in Machine Learning","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/1702","display_name":"Artificial Intelligence"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},"topics":[{"id":"https://openalex.org/T11975","display_name":"Application of Genetic Programming in Machine Learning","score":0.9999,"subfield":{"id":"https://openalex.org/subfields/1702","display_name":"Artificial Intelligence"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T11522","display_name":"Design and Optimization of Field-Programmable Gate Arrays and Application-Specific Integrated Circuits","score":0.9928,"subfield":{"id":"https://openalex.org/subfields/2208","display_name":"Electrical and Electronic Engineering"},"field":{"id":"https://openalex.org/fields/22","display_name":"Engineering"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}},{"id":"https://openalex.org/T10904","display_name":"Reconfigurable Computing Systems and Design Methods","score":0.9916,"subfield":{"id":"https://openalex.org/subfields/1708","display_name":"Hardware and Architecture"},"field":{"id":"https://openalex.org/fields/17","display_name":"Computer Science"},"domain":{"id":"https://openalex.org/domains/3","display_name":"Physical Sciences"}}],"keywords":[{"id":"https://openalex.org/keywords/control-reconfiguration","display_name":"Control reconfiguration","score":0.8306061},{"id":"https://openalex.org/keywords/reconfigurable-computing","display_name":"Reconfigurable Computing","score":0.660323},{"id":"https://openalex.org/keywords/dynamic-reconfiguration","display_name":"Dynamic Reconfiguration","score":0.587855},{"id":"https://openalex.org/keywords/power-optimization","display_name":"Power Optimization","score":0.568929},{"id":"https://openalex.org/keywords/fpga","display_name":"FPGA","score":0.528122},{"id":"https://openalex.org/keywords/multi-core-processor","display_name":"Multi-core processor","score":0.46295506},{"id":"https://openalex.org/keywords/pipeline-burst-cache","display_name":"Pipeline burst cache","score":0.44182116}],"concepts":[{"id":"https://openalex.org/C41008148","wikidata":"https://www.wikidata.org/wiki/Q21198","display_name":"Computer science","level":0,"score":0.85929483},{"id":"https://openalex.org/C119701452","wikidata":"https://www.wikidata.org/wiki/Q5165881","display_name":"Control reconfiguration","level":2,"score":0.8306061},{"id":"https://openalex.org/C115537543","wikidata":"https://www.wikidata.org/wiki/Q165596","display_name":"Cache","level":2,"score":0.73850095},{"id":"https://openalex.org/C118524514","wikidata":"https://www.wikidata.org/wiki/Q173212","display_name":"Computer architecture","level":1,"score":0.61535466},{"id":"https://openalex.org/C42935608","wikidata":"https://www.wikidata.org/wiki/Q190411","display_name":"Field-programmable gate array","level":2,"score":0.5630793},{"id":"https://openalex.org/C149635348","wikidata":"https://www.wikidata.org/wiki/Q193040","display_name":"Embedded system","level":1,"score":0.5320291},{"id":"https://openalex.org/C142962650","wikidata":"https://www.wikidata.org/wiki/Q240838","display_name":"Reconfigurable computing","level":3,"score":0.51723367},{"id":"https://openalex.org/C173608175","wikidata":"https://www.wikidata.org/wiki/Q232661","display_name":"Parallel computing","level":1,"score":0.49891496},{"id":"https://openalex.org/C78766204","wikidata":"https://www.wikidata.org/wiki/Q555032","display_name":"Multi-core processor","level":2,"score":0.46295506},{"id":"https://openalex.org/C157547923","wikidata":"https://www.wikidata.org/wiki/Q7197276","display_name":"Pipeline burst cache","level":5,"score":0.44182116},{"id":"https://openalex.org/C189783530","wikidata":"https://www.wikidata.org/wiki/Q352090","display_name":"CPU cache","level":3,"score":0.42529473},{"id":"https://openalex.org/C38556500","wikidata":"https://www.wikidata.org/wiki/Q13404475","display_name":"Cache algorithms","level":4,"score":0.38868466}],"mesh":[],"locations_count":1,"locations":[{"is_oa":false,"landing_page_url":"https://doi.org/10.1109/ahs.2015.7231178","pdf_url":null,"source":null,"license":null,"license_id":null,"version":null,"is_accepted":false,"is_published":false}],"best_oa_location":null,"sustainable_development_goals":[{"display_name":"Industry, innovation and infrastructure","score":0.51,"id":"https://metadata.un.org/sdg/9"}],"grants":[],"datasets":[],"versions":[],"referenced_works_count":13,"referenced_works":["https://openalex.org/W1565453426","https://openalex.org/W1595978815","https://openalex.org/W1775913388","https://openalex.org/W2031377780","https://openalex.org/W2070553643","https://openalex.org/W2125873435","https://openalex.org/W2141103990","https://openalex.org/W2159173126","https://openalex.org/W2165552801","https://openalex.org/W2174102096","https://openalex.org/W2406249531","https://openalex.org/W3031177937","https://openalex.org/W4252859291"],"related_works":["https://openalex.org/W3147501184","https://openalex.org/W2404820046","https://openalex.org/W2376113834","https://openalex.org/W2167303720","https://openalex.org/W2147122795","https://openalex.org/W2146079099","https://openalex.org/W2109715593","https://openalex.org/W2061075966","https://openalex.org/W2046128376","https://openalex.org/W1918294866"],"abstract_inverted_index":{"Physical":[0],"limits":[1],"are":[2],"pushing":[3],"chip":[4],"manufacturer":[5],"towards":[6],"multi-":[7],"and":[8,76,91],"many-core":[9],"architectures":[10],"to":[11,42,100,106],"maintain":[12],"the":[13,64],"progress":[14],"of":[15,70,88],"computing":[16,33],"power.":[17],"This":[18,60],"trend":[19],"has":[20],"also":[21],"emphasized":[22],"reconfigurable":[23,50],"computing,":[24],"which":[25],"enables":[26],"for":[27,52,63],"even":[28],"higher":[29],"parallelization":[30],"degrees.":[31],"Reconfigurable":[32],"is":[34,55],"often":[35],"used":[36],"together":[37],"with":[38,109],"a":[39,56,71,107,110],"conventional":[40,111],"processor":[41,72,108],"accelerate":[43],"highly":[44],"specific":[45],"applications.":[46],"However,":[47],"exploiting":[48],"dynamically":[49],"systems":[51],"microarchitectural":[53],"optimization":[54],"novel":[57],"research":[58],"area.":[59],"paper":[61],"presents":[62],"first":[65],"time":[66],"an":[67],"FPGA-based":[68],"implementation":[69],"that":[73],"can":[74,97],"reconfigure":[75],"adapt":[77],"its":[78],"own":[79],"memory-to-cache":[80],"address":[81],"mapping":[82,113],"function":[83],"at":[84],"runtime":[85],"by":[86],"means":[87],"dynamic":[89],"reconfiguration":[90],"nature-inspired":[92],"optimization.":[93],"In":[94],"experiments":[95],"we":[96],"achieve":[98],"up":[99],"7.8%":[101],"better":[102],"execution":[103],"times":[104],"compared":[105],"cache":[112],"function.":[114]},"cited_by_api_url":"https://api.openalex.org/works?filter=cites:W1575695603","counts_by_year":[{"year":2018,"cited_by_count":1},{"year":2017,"cited_by_count":1}],"updated_date":"2024-12-03T23:55:54.761479","created_date":"2016-06-24"}