iBet uBet web content aggregator. Adding the entire web to your favor.
iBet uBet web content aggregator. Adding the entire web to your favor.



Link to original content: https://api.crossref.org/works/10.1142/S0218126613400367
{"status":"ok","message-type":"work","message-version":"1.0.0","message":{"indexed":{"date-parts":[[2022,10,13]],"date-time":"2022-10-13T15:08:44Z","timestamp":1665673724986},"reference-count":1,"publisher":"World Scientific Pub Co Pte Lt","issue":"10","content-domain":{"domain":[],"crossmark-restriction":false},"short-container-title":["J CIRCUIT SYST COMP"],"published-print":{"date-parts":[[2013,12]]},"abstract":" By analyzing the operation characteristic of linear feedback shifter registers (LFSRs) in many public stream cipher algorithms and its bottleneck realized by general processor, each specific instruction and reconfigurable hardware cell are proposed in this paper, which can neatly execute LFSR computing operation in parallel with high performance. The LFSR instructions can sustain different operation data widths, different operating models. Instruction-level parallelism based on VLIW system structure and instruction inner parallelism by operating several steps at one time are exploited too. Corresponding reconfigurable hardware units to sustain the implementation of each instruction forcefully by configurating is also developed. The circuit can be used as an important accelerated unit in special processing for stream cipher. <\/jats:p>","DOI":"10.1142\/s0218126613400367","type":"journal-article","created":{"date-parts":[[2013,12,26]],"date-time":"2013-12-26T12:30:47Z","timestamp":1388061047000},"page":"1340036","source":"Crossref","is-referenced-by-count":1,"title":["DESIGN AND IMPLEMENTATION OF CONFIGURABLE LFSR INSTRUCTIONS TARGETED AT STREAM CIPHER PROCESSING"],"prefix":"10.1142","volume":"22","author":[{"given":"ZIBIN","family":"DAI","sequence":"first","affiliation":[{"name":"Zhengzhou Institute of Information Technology, Zhengzhou 450004, China"}]},{"given":"LONGMEI","family":"NAN","sequence":"additional","affiliation":[{"name":"ASIC & System State Key Laboratory of Fudan University, Shanghai 201203, China"}]},{"given":"XUAN","family":"YANG","sequence":"additional","affiliation":[{"name":"Jiangnan Institute of Computing Technology, WuXi 214083, China"}]},{"given":"XIAONAN","family":"LI","sequence":"additional","affiliation":[{"name":"Zhengzhou Institute of Information Technology, Zhengzhou 450004, China"}]}],"member":"219","published-online":{"date-parts":[[2014,1]]},"reference":[{"key":"rf1","first-page":"562","author":"Lamba C. S.","journal-title":"Commun. Software Networks"}],"container-title":["Journal of Circuits, Systems and Computers"],"original-title":[],"language":"en","link":[{"URL":"https:\/\/www.worldscientific.com\/doi\/pdf\/10.1142\/S0218126613400367","content-type":"unspecified","content-version":"vor","intended-application":"similarity-checking"}],"deposited":{"date-parts":[[2019,8,6]],"date-time":"2019-08-06T21:18:35Z","timestamp":1565126315000},"score":1,"resource":{"primary":{"URL":"https:\/\/www.worldscientific.com\/doi\/abs\/10.1142\/S0218126613400367"}},"subtitle":[],"short-title":[],"issued":{"date-parts":[[2013,12]]},"references-count":1,"journal-issue":{"issue":"10","published-online":{"date-parts":[[2014,1]]},"published-print":{"date-parts":[[2013,12]]}},"alternative-id":["10.1142\/S0218126613400367"],"URL":"http:\/\/dx.doi.org\/10.1142\/s0218126613400367","relation":{},"ISSN":["0218-1266","1793-6454"],"issn-type":[{"value":"0218-1266","type":"print"},{"value":"1793-6454","type":"electronic"}],"subject":[],"published":{"date-parts":[[2013,12]]}}}